

# 2.5V 1M x 18 pipelined burst synchronous SRAM

#### **Features**

- Organization: 1,048,576 x18 bits
- Fast clock speeds to 166 MHz in LVTTL/LVCMOS
- Fast clock to data access: 3.5/3.8 ns
  Fast OE access time: 3.5/3.8 ns
- Fully synchronous register-to-register operation
- · Dual-cycle deselect
  - Single-cycle deselect also available (AS7C251MPFS18A)
- · Asynchronous output enable control
- Available 100-pin TQFP and 165-ball BGA packages
- Byte write enables

- Multiple chip enables for easy expansion
- 2.5V core power supply
- NTD<sup>TM1</sup> pipelined architecture available (AS7C251MNTD18A, AS7C25512NTD32A/AS7C25512NTD36A)
- Boundary scan using IEEE 1149.1 JTAG function

 $1\ NTD^{TM}$  is a trademark of Alliance Semiconductor Corporation. All trademarks mentioned in this document are the property of their respective owners

# Logic block diagram



# **Selection guide**

|                                   | -166 | -133 | Units |
|-----------------------------------|------|------|-------|
| Minimum cycle time                | 6    | 7.5  | ns    |
| Maximum clock frequency           | 166  | 133  | MHz   |
| Maximum clock access time         | 3.5  | 3.8  | ns    |
| Maximum operating current         | 290  | 270  | mA    |
| Maximum standby current           | 85   | 75   | mA    |
| Maximum CMOS standby current (DC) | 40   | 40   | mA    |



### Pin and ball designations

# Pin configuration for 100-pin TQFP





# Ball assignments for 165-ball BGA 1M X 18

|   | 1    | 2   | 3    | 4   | 5   | 6               | 7   | 8    | 9    | 10  | 11   |
|---|------|-----|------|-----|-----|-----------------|-----|------|------|-----|------|
| A | NC   | A   | CE0  | BWb | NC  | CE2             | BWE | ADSC | ĀDV  | A   | A    |
| В | NC   | A   | CE1  | NC  | BWa | CLK             | GWE | ŌĒ   | ADSP | A   | NC   |
| С | NC   | NC  | VDDQ | VSS | VSS | VSS             | VSS | VSS  | VDDQ | NC  | DQPa |
| D | NC   | DQb | VDDQ | VDD | VSS | VSS             | VSS | VDD  | VDDQ | NC  | DQa  |
| E | NC   | DQb | VDDQ | VDD | VSS | VSS             | VSS | VDD  | VDDQ | NC  | DQa  |
| F | NC   | DQb | VDDQ | VDD | VSS | VSS             | VSS | VDD  | VDDQ | NC  | DQa  |
| G | NC   | DQb | VDDQ | VDD | VSS | VSS             | VSS | VDD  | VDDQ | NC  | DQa  |
| Н | NC   | NC  | NC   | VDD | VSS | VSS             | VSS | VDD  | NC   | NC  | ZZ   |
| J | DQb  | NC  | VDDQ | VDD | VSS | VSS             | VSS | VDD  | VDDQ | DQa | NC   |
| K | DQb  | NC  | VDDQ | VDD | VSS | VSS             | VSS | VDD  | VDDQ | DQa | NC   |
| L | DQb  | NC  | VDDQ | VDD | VSS | VSS             | VSS | VDD  | VDDQ | DQa | NC   |
| M | DQb  | NC  | VDDQ | VDD | VSS | VSS             | NC  | VDD  | VDDQ | DQa | NC   |
| N | DQPb | NC  | VDDQ | VSS | NC  | A               | VSS | VSS  | VDDQ | NC  | NC   |
| P | NC   | NC  | A    | A   | TDI | A1 <sup>1</sup> | TDO | A    | A    | A   | A    |
| R | LBO  | NC  | A    | A   | TMS | A0 <sup>1</sup> | TCK | A    | A    | A   | A    |

<sup>1</sup> A0 and A1 are the two least significant bits (LSB) of the address field and set the internal burst counter if burst is desired.



#### **Functional description**

The AS7C251MPFD18A is a high-performance CMOS 16-Mbit synchronous Static Random Access Memory (SRAM) device organized as 1,048,576 words X 18 bits and incorporates a two-stage register-register pipeline for highest frequency on any given technology.

Fast cycle times of 6/7.5 ns with clock access times ( $t_{CD}$ ) of 3.5/3.8 ns enable 166 MHz and 133 MHz bus frequencies. Three chip enable  $(\overline{CE})$  inputs permit easy memory expansion. Burst operation is initiated in one of two ways: the controller address strobe  $(\overline{ADSC})$ , or the processor address strobe  $(\overline{ADSP})$ . The burst advance pin  $(\overline{ADV})$  allows subsequent internally generated burst addresses.

Read cycles are initiated with  $\overline{ADSP}$  (regardless of  $\overline{WE}$  and  $\overline{ADSC}$ ) using the new external address clocked into the on-chip address register when  $\overline{ADSP}$  is sampled LOW, the chip enables are sampled active, and the output buffer is enabled with  $\overline{OE}$ . In a read operation, the data accessed by the current address registered in the address registers by the positive edge of CLK is carried to the data-out registers and driven on the output pins on the next positive edge of CLK.  $\overline{ADV}$  is ignored on the clock edge that samples  $\overline{ADSP}$  asserted, but it is sampled on all subsequent clock edges. Address is incremented internally for the next access of the burst when  $\overline{ADV}$  is sampled LOW and both address strobes are HIGH. Burst mode is selectable with the  $\overline{LBO}$  input. With  $\overline{LBO}$  unconnected or driven HIGH, burst operations use an interleaved count sequence. With  $\overline{LBO}$  driven LOW, the device uses a linear count sequence.

Write cycles are performed by disabling the output buffers with  $\overline{OE}$  and asserting a write command. A global write enable  $\overline{GWE}$  writes all 18 bits regardless of the state of individual  $\overline{BW[a,b]}$  inputs. Alternately, when  $\overline{GWE}$  is HIGH, one or more bytes may be written by asserting  $\overline{BWE}$  and the appropriate individual byte  $\overline{BWn}$  signals.

 $\overline{BWn}$  is ignored on the clock edge that samples  $\overline{ADSP}$  LOW, but it is sampled on all subsequent clock edges. Output buffers are disabled when  $\overline{BWn}$  is sampled LOW, regardless of  $\overline{OE}$ . Data is clocked into the data input register when  $\overline{BWn}$  is sampled LOW. Address is incremented internally to the next burst address if  $\overline{BWn}$  and  $\overline{ADV}$  are sampled LOW.

Read or write cycles may also be initiated with  $\overline{ADSC}$  instead of  $\overline{ADSP}$ . The differences between cycles initiated with  $\overline{ADSC}$  and  $\overline{ADSP}$  follow.

- ADSP must be sampled HIGH when ADSC is sampled LOW to initiate a cycle with ADSC.
- WE signals are sampled on the clock edge that samples ADSC LOW (and ADSP HIGH).
- Master chip enable  $\overline{CE0}$  blocks  $\overline{ADSP}$ , but not  $\overline{ADSC}$ .

The AS7C251MPFD18A family operates from a core 2.5V power supply. These devices are available in a 100-pin TQFP and 165-ball BGA.

### **TQFP** and **BGA** capacitance

| Parameter         | Symbol          | Test conditions    | Min | Max | Unit |
|-------------------|-----------------|--------------------|-----|-----|------|
| Input capacitance | C <sub>IN</sub> | $V_{IN} = 0V$      | -   | 5   | pF   |
| I/O capacitance   | $C_{I/O}$       | $V_{IN} = V_{OUT}$ | -   | 7   | pF   |

#### **TQFP** and **BGA** thermal resistance

| Description                                               |         | Symbol           | Typical | Units | Conditions                                  |
|-----------------------------------------------------------|---------|------------------|---------|-------|---------------------------------------------|
| Thermal resistance                                        | 1 layer | $\theta_{ m JA}$ | 40      | °C/W  | Test conditions follow standard test        |
| (junction to ambient) <sup>1</sup>                        | 4 layer | $\theta_{ m JA}$ | 22      | °C/W  | methods and procedures for                  |
| Thermal resistance (junction to top of case) <sup>1</sup> |         | $\theta_{ m JC}$ | 8       | °C/W  | measuring thermal impedance, per EIA/JESD51 |

<sup>1</sup> This parameter is sampled.



# **Signal descriptions**

| Signal   | I/O | <b>Properties</b> | Description                                                                                                                                                                                                                                                                                                        |
|----------|-----|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLK      | I   | CLOCK             | Clock. All inputs except $\overline{OE}$ , ZZ, and $\overline{LBO}$ are synchronous to this clock.                                                                                                                                                                                                                 |
| A,A0,A1  | I   | SYNC              | Address. Sampled when all chip enables are active and when ADSC or ADSP are asserted.                                                                                                                                                                                                                              |
| DQ[a,b]  | I/O | SYNC              | Data. Driven as output when the chip is enabled and when $\overline{OE}$ is active.                                                                                                                                                                                                                                |
| CE0      | I   | SYNC              | Master chip enable. Sampled on clock edges when $\overline{ADSP}$ or $\overline{ADSC}$ is active. When $\overline{CE0}$ is inactive, $\overline{ADSP}$ is blocked. Refer to the "Synchronous truth table" for more information.                                                                                    |
| CE1, CE2 | I   | SYNC              | Synchronous chip enables. Active HIGH and active LOW, respectively. Sampled on clock edges when $\overline{ADSC}$ is active or when $\overline{CE0}$ and $\overline{ADSP}$ are active.                                                                                                                             |
| ADSP     | I   | SYNC              | Address strobe processor. Asserted LOW to load a new bus address or to enter standby mode.                                                                                                                                                                                                                         |
| ADSC     | I   | SYNC              | Address strobe controller. Asserted LOW to load a new address or to enter standby mode.                                                                                                                                                                                                                            |
| ADV      | I   | SYNC              | Advance. Asserted LOW to continue burst read/write.                                                                                                                                                                                                                                                                |
| GWE      | I   | SYNC              | Global write enable. Asserted LOW to write all 32/36 and 18 bits. When HIGH, $\overline{BWE}$ and $\overline{BW[a,b]}$ control write enable.                                                                                                                                                                       |
| BWE      | I   | SYNC              | Byte write enable. Asserted LOW with $\overline{\text{GWE}}$ HIGH to enable effect of $\overline{\text{BW[a,b]}}$ inputs.                                                                                                                                                                                          |
| BW[a,b]  | Ι   | SYNC              | Write enables. Used to control write of individual bytes when $\overline{GWE}$ is HIGH and $\overline{BWE}$ is LOW. If any of $\overline{BW[a,b]}$ is active with $\overline{GWE}$ HIGH and $\overline{BWE}$ LOW, the cycle is a write cycle. If all $\overline{BW[a,b]}$ are inactive, the cycle is a read cycle. |
| ŌĒ       | I   | ASYNC             | Asynchronous output enable. I/O pins are driven when $\overline{OE}$ is active and the chip is in read mode.                                                                                                                                                                                                       |
| LBO      | I   | STATIC            | Selects Burst mode. When tied to $V_{DD}$ or left floating, device follows interleaved Burst order. When driven Low, device follows linear Burst order. <i>This signal is internally pulled HIGH</i> .                                                                                                             |
| TDO      | О   | SYNC              | Serial data-out to the JTAG circuit. Delivers data on the negative edge of TCK (BGA only).                                                                                                                                                                                                                         |
| TDI      | I   | SYNC              | Serial data-in to the JTAG circuit. Sampled on the rising edge of TCK (BGA only).                                                                                                                                                                                                                                  |
| TMS      | I   | SYNC              | This pin controls the Test Access Port state machine. Sampled on the rising edge of TCK (BGA only).                                                                                                                                                                                                                |
| TCK      | О   | SYNC              | Serial data-out to the JTAG circuit. Delivers data on the negative edge of TCK (BGA only).                                                                                                                                                                                                                         |
| ZZ       | I   | ASYNC             | Sleep. Places device in low power mode; data is retained. Connect to GND if unused.                                                                                                                                                                                                                                |
| NC       | -   | -                 | No connects                                                                                                                                                                                                                                                                                                        |

# Write enable truth table (per byte)

| Function               | GWE | BWE | BWa | BWb |
|------------------------|-----|-----|-----|-----|
| Write all bytes (a, b) | L   | X   | X   | X   |
| write all bytes (a, b) | Н   | L   | L   | L   |
| Write byte a           | Н   | L   | L   | Н   |
| Write byte b           | Н   | L   | Н   | L   |
| Read                   | Н   | Н   | X   | X   |
| Read                   | Н   | L   | Н   | Н   |

**Key:** X = don't care; L = low; H = high;  $B\overline{WE}$ ,  $B\overline{Wn} = \text{internal write signal}$ 



# **Burst sequence table**

| Interleaved burst address |       |       |       |       | Linear burst address    |       |       |       |       |
|---------------------------|-------|-------|-------|-------|-------------------------|-------|-------|-------|-------|
|                           | A1 A0 | A1 A0 | A1 A0 | A1 A0 |                         | A1 A0 | A1 A0 | A1 A0 | A1 A0 |
| 1 <sup>st</sup> Address   | 0.0   | 0 1   | 1 0   | 1 1   | 1 <sup>st</sup> Address | 0 0   | 0 1   | 1 0   | 1 1   |
| 2 <sup>nd</sup> Address   | 0 1   | 0 0   | 1 1   | 1 0   | 2 <sup>nd</sup> Address | 0 1   | 1 0   | 1 1   | 0 0   |
| 3 <sup>rd</sup> Address   | 1 0   | 1 1   | 0 0   | 0 1   | 3 <sup>rd</sup> Address | 1 0   | 1 1   | 0 0   | 0 1   |
| 4 <sup>th</sup> Address   | 1 1   | 1 0   | 0 1   | 0 0   | 4 <sup>th</sup> Address | 1 1   | 1 0   | 0 1   | 1 0   |

# Synchronous truth table

|                  |     |     |      |      |     |                      |    | Address  |        |                |       |
|------------------|-----|-----|------|------|-----|----------------------|----|----------|--------|----------------|-------|
| CE0 <sup>1</sup> | CE1 | CE2 | ADSP | ADSC | ADV | WRITE <sup>[2]</sup> | OE | accessed | CLK    | Operation      | DQ    |
| Н                | X   | X   | X    | L    | X   | X                    | X  | NA       | L to H | Deselect       | Hi–Z  |
| L                | L   | X   | L    | X    | X   | X                    | X  | NA       | L to H | Deselect       | Hi–Z  |
| L                | L   | X   | Н    | L    | X   | X                    | X  | NA       | L to H | Deselect       | Hi–Z  |
| L                | X   | Н   | L    | X    | X   | X                    | X  | NA       | L to H | Deselect       | Hi–Z  |
| L                | X   | Н   | Н    | L    | X   | X                    | X  | NA       | L to H | Deselect       | Hi–Z  |
| L                | Н   | L   | L    | X    | X   | X                    | L  | External | L to H | Begin read     | Q     |
| L                | Н   | L   | L    | X    | X   | X                    | Н  | External | L to H | Begin read     | Hi–Z  |
| L                | Н   | L   | Н    | L    | X   | Н                    | L  | External | L to H | Begin read     | Q     |
| L                | Н   | L   | Н    | L    | X   | Н                    | Н  | External | L to H | Begin read     | Hi–Z  |
| X                | X   | X   | Н    | Н    | L   | Н                    | L  | Next     | L to H | Continue read  | Q     |
| X                | X   | X   | Н    | Н    | L   | Н                    | Н  | Next     | L to H | Continue read  | Hi–Z  |
| X                | X   | X   | Н    | Н    | Н   | Н                    | L  | Current  | L to H | Suspend read   | Q     |
| X                | X   | X   | Н    | Н    | Н   | Н                    | Н  | Current  | L to H | Suspend read   | Hi–Z  |
| Н                | X   | X   | X    | Н    | L   | Н                    | L  | Next     | L to H | Continue read  | Q     |
| Н                | X   | X   | X    | Н    | L   | Н                    | Н  | Next     | L to H | Continue read  | Hi–Z  |
| Н                | X   | X   | X    | Н    | Н   | Н                    | L  | Current  | L to H | Suspend read   | Q     |
| Н                | X   | X   | X    | Н    | Н   | Н                    | Н  | Current  | L to H | Suspend read   | Hi–Z  |
| L                | Н   | L   | Н    | L    | X   | L                    | X  | External | L to H | Begin write    | $D^3$ |
| X                | X   | X   | Н    | Н    | L   | L                    | X  | Next     | L to H | Continue write | D     |
| Н                | X   | X   | X    | Н    | L   | L                    | X  | Next     | L to H | Continue write | D     |
| X                | X   | X   | Н    | Н    | Н   | L                    | X  | Current  | L to H | Suspend write  | D     |
| Н                | X   | X   | X    | Н    | Н   | L                    | X  | Current  | L to H | Suspend write  | D     |

<sup>1</sup> X = don't care, L = low, H = high

<sup>2</sup> For WRITE, L means any one or more byte write enable signals ( $\overline{BWa}$  or  $\overline{BWb}$ ) and  $\overline{BWE}$  are LOW or  $\overline{GWE}$  is LOW. WRITE = HIGH for all  $\overline{BWx}$ ,  $\overline{BWE}$ ,  $\overline{GWE}$  HIGH. See "Write enable truth table (per byte)," on page 5 for more information.

<sup>3</sup> For write operation following a READ,  $\overline{OE}$  must be HIGH before the input data set up time and held HIGH throughout the input hold time



# **Absolute maximum ratings**

| Parameter                                  | Symbol            | Min  | Max                 | Unit |
|--------------------------------------------|-------------------|------|---------------------|------|
| Power supply voltage relative to GND       | $V_{DD}, V_{DDQ}$ | -0.3 | +3.6                | V    |
| Input voltage relative to GND (input pins) | V <sub>IN</sub>   | -0.3 | $V_{DD} + 0.3$      | V    |
| Input voltage relative to GND (I/O pins)   | V <sub>IN</sub>   | -0.3 | $V_{\rm DDQ} + 0.3$ | V    |
| Power dissipation                          | $P_{\mathrm{D}}$  | _    | 1.8                 | W    |
| DC output current                          | I <sub>OUT</sub>  | _    | 20 mA               | mA   |
| Storage temperature (plastic)              | T <sub>stg</sub>  | -65  | +150                | °C   |
| Temperature under bias                     | T <sub>bias</sub> | -65  | +135                | °C   |

Note: Stresses greater than those listed in this table may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions outside those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions may affect reliability.

# **Recommended operating conditions**

| Parameter                 | Symbol             | Min   | Nominal | Max   | Unit |
|---------------------------|--------------------|-------|---------|-------|------|
| Supply voltage for inputs | $V_{\mathrm{DD}}$  | 2.375 | 2.5     | 2.625 | V    |
| Supply voltage for I/O    | $V_{\mathrm{DDQ}}$ | 2.375 | 2.5     | 2.625 | V    |
| Ground supply             | Vss                | 0     | 0       | 0     | V    |



# DC electrical characteristics

| Parameter                          | Sym             | Conditions                                                           | Min               | Max                   | Unit |
|------------------------------------|-----------------|----------------------------------------------------------------------|-------------------|-----------------------|------|
| Input leakage current <sup>1</sup> | $ I_{LI} $      | $V_{DD} = Max, OV \le V_{IN} \le V_{DD}$                             | -2                | 2                     | μΑ   |
| Output leakage current             | I <sub>LO</sub> | $\overline{OE} \ge V_{IH}, V_{DD} = Max, OV \le V_{OUT} \le V_{DDQ}$ | -2                | 2                     | μΑ   |
| Lumut high (logic 1) welters       | V               | Address and control pins                                             |                   | V <sub>DD</sub> +0.3  | V    |
| Input high (logic 1) voltage       | $V_{IH}$        | I/O pins                                                             | 1.7               | V <sub>DDQ</sub> +0.3 | V    |
| Input law (logic 0) voltage        | V               | Address and control pins                                             | -0.3 <sup>2</sup> | 0.7                   | V    |
| Input low (logic 0) voltage        | $V_{IL}$        | I/O pins                                                             | -0.3 <sup>2</sup> | 0.7                   | V    |
| Output high voltage                | V <sub>OH</sub> | $I_{OH} = -4 \text{ mA}, V_{DDQ} = 2.375 \text{V}$                   | 1.7               | _                     | V    |
| Output low voltage                 | V <sub>OL</sub> | $I_{OL} = 8 \text{ mA}, V_{DDQ} = 2.625 \text{V}$                    | _                 | 0.7                   | V    |

 $<sup>1\ \</sup>overline{LBO}$  and ZZ pins and the 165 BGA JTAG pins (TMS, TDI, and TCK) have an internal pull-up or pull-down, and input leakage =  $\pm 10\ \mu a$ 

# \*I<sub>DD</sub> operating conditions and maximum limits

| Parameter                                   | Sym                | Conditions                                                                                                                                                                             |     | -133 | Unit |
|---------------------------------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|------|
| Operating power supply current <sup>1</sup> | $I_{CC}$           | $\overline{\text{CE0}} = \text{V}_{\text{IL}}, \text{ CE1} = \text{V}_{\text{IH}}, \overline{\text{CE2}} = \text{V}_{\text{IL}},  f = f_{\text{Max}},$ $I_{\text{OUT}} = 0 \text{ mA}$ | 290 | 270  | mA   |
| Standby power supply current                | $I_{SB}$           | Deselected, $f = f_{Max}$ , $ZZ \le V_{IL}$                                                                                                                                            |     | 75   |      |
|                                             | $I_{SB1}$          | Deselected, f = 0, ZZ $\leq$ 0.2V, all $V_{IN} \leq$ 0.2V or $\geq$ $V_{DD} -$ 0.2V                                                                                                    | 40  | 40   | mA   |
|                                             | $I_{\mathrm{SB2}}$ | Deselected, $f = f_{Max}$ , $ZZ \ge (V_{DD}, V_{DDQ}) - 0.2V$ , all $V_{IN} \le V_{IL}$ or $\ge V_{IH}$                                                                                | 40  | 40   |      |

 $<sup>1\</sup> I_{\mbox{\footnotesize{CC}}}$  given with no output loading.  $I_{\mbox{\footnotesize{CC}}}$  increases with faster cycle times and greater output loading.

 $<sup>2</sup> V_{IL} min = -1.5$  for pulse width less than  $0.2 X t_{CYC}$ 



# Timing characteristics over operating range

|                                      |                    | -1  | 66  | -1  | 33  |      |                    |
|--------------------------------------|--------------------|-----|-----|-----|-----|------|--------------------|
| Parameter                            | Sym                | Min | Max | Min | Max | Unit | Notes <sup>1</sup> |
| Clock frequency                      | f <sub>Max</sub>   | _   | 166 | _   | 133 | MHz  |                    |
| Cycle time                           | $t_{CYC}$          | 6   | _   | 7.5 | _   | ns   |                    |
| Clock access time                    | $t_{CD}$           | _   | 3.5 | 1   | 3.8 | ns   |                    |
| Output enable low to data valid      | $t_{OE}$           | _   | 3.5 | ı   | 3.8 | ns   |                    |
| Clock high to output low Z           | $t_{LZC}$          | 0   | -   | 0   | -   | ns   | 2,3,4              |
| Data output invalid from clock high  | $t_{OH}$           | 1.5 | -   | 1.5 | _   | ns   | 2                  |
| Output enable low to output low Z    | $t_{LZOE}$         | 0   | -   | 0   | _   | ns   | 2,3,4              |
| Output enable high to output high Z  | t <sub>HZOE</sub>  | _   | 3.5 | ı   | 3.8 | ns   | 2,3,4              |
| Clock high to output high Z          | t <sub>HZC</sub>   | _   | 3.5 | ı   | 3.8 | ns   | 2,3,4              |
| Output enable high to invalid output | t <sub>OHOE</sub>  | 0   | -   | 0   | -   | ns   |                    |
| Clock high pulse width               | $t_{CH}$           | 2.4 | -   | 2.4 | -   | ns   | 5                  |
| Clock low pulse width                | $t_{CL}$           | 2.3 | -   | 2.4 | -   | ns   | 5                  |
| Address setup to clock high          | $t_{AS}$           | 1.5 | -   | 1.5 | -   | ns   | 6                  |
| Data setup to clock high             | $t_{DS}$           | 1.5 | _   | 1.5 | _   | ns   | 6                  |
| Write setup to clock high            | $t_{WS}$           | 1.5 | _   | 1.5 | _   | ns   | 6,7                |
| Chip select setup to clock high      | $t_{CSS}$          | 1.5 | -   | 1.5 | -   | ns   | 6,8                |
| Address hold from clock high         | $t_{AH}$           | 0.5 | -   | 0.5 | -   | ns   | 6                  |
| Data hold from clock high            | $t_{ m DH}$        | 0.5 | -   | 0.5 | -   | ns   | 6                  |
| Write hold from clock high           | $t_{WH}$           | 0.5 | -   | 0.5 | -   | ns   | 6,7                |
| Chip select hold from clock high     | $t_{CSH}$          | 0.5 | -   | 0.5 | -   | ns   | 6,8                |
| ADV setup to clock high              | $t_{ m ADVS}$      | 1.5 | -   | 1.5 | -   | ns   | 6                  |
| ADSP setup to clock high             | t <sub>ADSPS</sub> | 1.5 | -   | 1.5 | -   | ns   | 6                  |
| ADSC setup to clock high             | t <sub>ADSCS</sub> | 1.5 | _   | 1.5 | _   | ns   | 6                  |
| ADV hold from clock high             | t <sub>ADVH</sub>  | 0.5 | _   | 0.5 | _   | ns   | 6                  |
| ADSP hold from clock high            | t <sub>ADSPH</sub> | 0.5 | -   | 0.5 | -   | ns   | 6                  |
| ADSC hold from clock high            | t <sub>ADSCH</sub> | 0.5 | _   | 0.5 | _   | ns   | 6                  |

1 See "Notes" on page 20.



### IEEE 1149.1 serial boundary scan (JTAG)

The SRAM incorporates a serial boundary scan test access port (TAP). The port operates in accordance with IEEE Standard 1149.1-1990 but does not have the set of functions required for full 1149.1 compliance. The inclusion of these functions would place an added delay in the critical speed path of the SRAM. The TAP controller functionality does not conflict with the operation of other devices using 1149.1 fully compliant TAPs. It uses JEDEC-standard 2.5V I/O logic levels.

The SRAM contains a TAP controller, instruction register, boundary scan register, bypass register, and ID register.

#### Disabling the JTAG feature

If the JTAG function is not being implemented, TCK should be tied to VSS, TMS and TDI can be left unconnected, the device will come up in a reset state which will not interfere with the operation of the device. TDO should be left unconnected.

#### TAP controller state diagram

# TEST-LOGIC RESET 0 RUN-TEST/ IDLE SELECT SELECT IR-SCAN DR-SCAN CAPTURE-DR CAPTURE-IR 0 0 0 SHIFT-DR SHIFT-IR FXIT1-IR EXIT1-DR 0 PAUSE-DR PAUSE-IR EXIT2-DR EXIT2-IR UPDATE-IR UPDATE-DR Note: The 0 or 1 next to each state represents the value of TMS at the rising edge of TCK.

#### TAP controller block diagram



 $^{1}$  x = 53 for the x18 configuration, x = 72 for the x36 configuration.

#### Test access port (TAP)

#### Test clock (TCK)

The test clock is used with only the TAP controller. All inputs are captured on the rising edge of TCK. All outputs are driven from the falling edge of TCK.

#### **Test mode select (TMS)**

The TAP controller receives commands from TMS input. It is sampled on the rising edge of TCK. You can leave this pin/ball unconnected if the TAP is not used. The pin/ball is pulled up internally, resulting in a logic high level.



#### Test data-in (TDI)

The TDI pin/ball serially inputs information into the registers and can be connected to the input of any of the registers. The register between TDI and TDO is chosen by the instruction that is loaded into the TAP instruction register. For information on loading the instruction register, see the TAP Controller State Diagram. TDI is internally pulled up and can be unconnected if the TAP is unused in an application. TDI is connected to the most significant bit (MSB) of any register. (See the TAP Controller Block Diagram.)

#### **Test data-out (TDO)**

The TDO output pin/ball serially clocks data-out from the registers. The output is active depending upon the current state of the TAP state machine. The output changes on the falling edge of TCK. TDO is connected to the least significant bit (LSB) of any register. (See the TAP Controller State Diagram.)

#### **Performing a TAP RESET**

You can perform a RESET by forcing TMS high (V<sub>DD</sub>) for five rising edges of TCK. This RESET does not affect the operation of the SRAM and can be performed while the SRAM is operating.

#### **TAP registers**

Registers are connected between the TDI and TDO pins/balls. They allow data to be scanned into and out of the SRAM test circuitry. Only one register can be selected at a time through the instruction register. Data is serially loaded into the TDI pin/ball on the rising edge of TCK. Data is output on the TDO pin/ball on the falling edge of TCK.

#### **Instruction register**

You can serially load three-bit instructions into the instruction register. The register is loaded when it is placed between the TDI and TDO pins/balls as shown in the TAP Controller Block Diagram. The instruction register is loaded with the IDCODE instruction at power up and also if the controller is placed in a reset state, as described in the previous section.

When the TAP controller is in the Capture-IR state, the two least significant bits are loaded with a binary "01" pattern to allow for fault isolation of the board-level series test data path.

#### Bypass register

To save time when serially shifting data through registers, it is sometimes advantageous to skip certain chips. The bypass register is a single-bit register that can be placed between the TDI and TDO pins/balls. This allows data to be shifted through the SRAM with minimal delay. The bypass register is set low (Vss) when the BYPASS instruction is executed.

#### **Boundary scan register**

The boundary scan register is connected to all the input and bidirectional pins/balls on the SRAM. The x36 configuration has a 72-bit-long register and the x18 configuration has a 53-bit-long register.

The boundary scan register is loaded with the contents of the RAM I/O ring when the TAP controller is in the Capture-DR state and is then placed between the TDI and TDO pins/balls when the controller is moved to the Shift-DR state. The EXTEST, SAMPLE/RELOAD, and SAMPLE Z instructions can be used to capture the contents of the I/O ring.

The boundary scan order table shows the order in which the bits are connected. Each bit corresponds to one of the bumps on the SRAM package. The most significant bit (MSB) of the register is connected to TDI, and the least significant bit (LSB) is connected to TDO.

#### **Identification (ID) register**

The ID register has a vendor code and other information described in the Identification Register Definitions table. The ID register is loaded with a vendor-specific, 32-bit code during the Capture-DR state when the IDCODE command is loaded in the instruction register. The IDCODE is hardwired into the SRAM and can be shifted out when the TAP controller is in the Shift-DR state.



#### TAP instruction set

Eight different instructions are possible with the 3-bit instruction register. All combinations are listed in the Instruction Codes table. Three of these instructions are reserved and should not be used.

Note that the TAP controller used in this SRAM is not fully compliant to the 1149.1 convention because some of the mandatory 1149.1 instructions are not fully implemented. The TAP controller cannot be used to load address, data, or control signals into the SRAM and cannot preload the I/O buffers. The SRAM does not implement the 1149.1 commands EXTEST or INTEST or the PRELOAD portion of SAMPLE/PRELOAD. Instead, it performs a capture of the I/O ring when these instructions are executed.

Instructions are loaded into the TAP controller during the Shift-IR state when the instruction register is placed between TDI and TDO. During this state, instructions are shifted through the instruction register through the TDI and TDO pins/balls. To execute the instruction once it is shifted in, the TAP controller needs to be moved into the Update-IR state.

#### **EXTEST**

The EXTEST instruction, which executes whenever the instruction register is loaded with all 0s, is not implemented in this SRAM TAP controller. The TAP controller, however, does recognize an all-0 instruction. When an EXTEST instruction is loaded into the instruction register, the SRAM responds as if a SAMPLE/PRELOAD instruction has been loaded. Unlike the SAMPLE/PRELOAD instruction, EXTEST places the SRAM outputs in a high-Z state.

EXTEST is a mandatory 1149.1 instruction. this device, therefore, is not compliant with 1149.1.

#### **IDCODE**

The IDCODE instruction is loaded into the instruction register upon power-up or whenever the TAP controller is given a test logic reset state. The IDCODE instruction causes a vendor-specific, 32-bit code to be loaded into the instruction register. It also places the instruction register between the TDI and TDO pins/balls and allows the IDCODE to be shifted out of the device when the TAP controller enters the Shift-DR state.

#### SAMPLE Z

The SAMPLE Z instruction causes the boundary scan register to be connected between the TDI and TDO pins/balls when the TAP controller is in a Shift-DR state. It also places all SRAM outputs into a high-Z state.

#### SAMPLE/PRELOAD

When the SAMPLE/PRELOAD instruction is loaded into the instruction register and the TAP controller is in the Capture-DR state, a snapshot of data on the inputs and bidirectional pins/balls is captured in the boundary scan register. Note that the SAMPLE/PRELOAD is a 1149.1 mandatory instruction, but the PRELOAD portion of this instruction is not implemented in this device. The TAP controller, therefore, is not fully 1149.1 compliant.

Be aware that the TAP controller clock can operate only at a frequency up to 10 Mhz, while the SRAM clock operates more than an order of magnitude faster. Because there is a large difference in the clock frequencies, it is possible that during the Capture-DR state, an input or output can undergo a transition. The TAP may then try to capture a signal while in transition (metastable state). This will not harm the device, but there is no guarantee as to the value that will be captured. Repeatable results may not be possible.

To guarantee that the boundary scan register captures the correct value of a signal, the SRAM signal must be stabilized long enough to meet the TAP controller's capture setup plus hold time (<sup>t</sup>CS plus <sup>t</sup>CH). The SRAM clock input might not be captured correctly if there is no way in a design to stop (or slow) the clock during a SAMPLE/PRELOAD instruction. If this is an issue, it is possible to capture all other signals and ignore the value of the CK and CK# captured in the boundary scan register. Once the data is captured, it is possible to shift out the data by putting the TAP into the Shift-DR state. This places the boundary scan register between the TDI and TDO pins.

Note that since the PRELOAD part of the command is not implemented, putting the TAP to the Update-DR state while performing a SAMPLE/PRELOAD instruction will have the same effect as the Pause-DR command.

#### **BYPASS**

The advantage of the BYPASS instruction is that it shortens the boundary scan path when multiple devices are connected together on a board. When the BYPASS instruction is loaded in the instruction register and the TAP is placed in a Shift-DR state, the bypass register is placed between TDI and TDO.



#### Reserved

Do not use a reserved instruction. These instructions are not implemented but are reserved for future use.

# **TAP timing diagram**



# TAP AC electrical characteristics

For notes 1 and 2,  $\pm 10^{o}$ C  $\leq$  T $_{J}$   $\leq$   $\pm 110^{o}$ C and  $\pm 2.4$ V  $\leq$  V $_{DD}$   $\leq$   $\pm 2.6$ V.

| Description             | Symbol            | Min | Max | Units |
|-------------------------|-------------------|-----|-----|-------|
| Clock                   | •                 | •   | •   |       |
| Clock cycle time        | <sup>t</sup> THTH | 100 |     | ns    |
| Clock frequency         | <sup>f</sup> TF   |     | 10  | MHz   |
| Clock high time         | tTHTL             | 40  |     | ns    |
| Clock low time          | <sup>t</sup> TLTH | 40  |     | ns    |
| <b>Output Times</b>     |                   |     | •   |       |
| TCK low to TDO unknown  | tTLOX             | 0   |     | ns    |
| TCK low to TDO valid    | tTLOV             |     | 20  | ns    |
| TDI valid to TCK high   | <sup>t</sup> DVTH | 10  |     | ns    |
| TCK high to TDI invalid | <sup>t</sup> THDX | 10  |     | ns    |
| Setup Times             |                   |     | •   | •     |
| TMS setup               | <sup>t</sup> MVTH | 10  |     | ns    |
| Capture setup           | tCS1              | 10  |     | ns    |
| Hold Times              | •                 | •   |     |       |
| TMS hold                | tTHMX             | 10  |     | ns    |
| Capture hold            | tCH1              | 10  |     | ns    |

<sup>1 &</sup>lt;sup>t</sup>CS and <sup>t</sup>CH refer to the setup and hold time requirements of latching data from the boundary scan register.

 $<sup>^2</sup>$  Test conditions are specified using the load in the figure TAP AC output load equivalent.



#### **TAP AC test conditions**

# Input pulse levels. . . . . . Vss to 2.5V Input rise and fall times. . . . . 1 ns Input timing reference levels. . . . 1.25V Output reference levels . . . . 1.25V Test load termination supply voltage. . . 1.25V

# TAP AC output load equivalent



# TAP DC electrical characteristics and operating conditions

 $(+10^{\circ}\text{C} \le \text{T}_{\text{J}} \le +110^{\circ}\text{C} \text{ and } +2.4\text{V} \le \text{V}_{\text{DD}} \le +2.6\text{V} \text{ unless otherwise noted})$ 

| Description                  | Conditions                                            | Symbol             | Min  | Max                | Units | Notes |
|------------------------------|-------------------------------------------------------|--------------------|------|--------------------|-------|-------|
| Input high (logic 1) voltage |                                                       | $V_{\mathrm{IH}}$  | 1.7  | $V_{\rm DD} + 0.3$ | V     | 1, 2  |
| Input low (logic 0) voltage  |                                                       | $V_{\rm IL}$       | -0.3 | 0.7                | V     | 1, 2  |
| Input leakage current        | $0V \le V_{IN} \le V_{DD}$                            | $IL_I$             | -5.0 | 5.0                | μΑ    |       |
| Output leakage current       | Outputs disabled,<br>$0V \le V_{IN} \le V_{DDQ}(DQx)$ | $IL_{O}$           | -5.0 | 5.0                | μΑ    |       |
| Output low voltage           | $I_{OLC} = 100 \mu A$                                 | $V_{OL1}$          |      | 0.2                | V     | 1     |
| Output low voltage           | $I_{OLT} = 2mA$                                       | $V_{OL2}$          |      | 0.7                | V     | 1     |
| Output high voltage          | $I_{OHS} = -100 \mu A$                                | $V_{OH1}$          | 2.1  |                    | V     | 1     |
| Output high voltage          | $I_{OHT} = -2mA$                                      | $V_{\mathrm{OH2}}$ | 1.7  |                    | V     | 1     |

<sup>1.</sup> All voltage referenced to  $V_{SS}(GND)$ .

Undershoot:  $V_{IL}(AC) \ge -0.5$  for  $t \le {}^{t}KHKH/2$ 

Power-up:  $V_{IH} \le$  +2.6V and  $V_{DD} \le$  2.4V and  $V_{DDQ} \le$  1.4V for t  $\le$  200ms

During normal operation,  $V_{DDQ}$  must not exceed  $V_{DD}$ . Control input signals (such as  $\overline{LD}$ ,  $R/\overline{W}$ , etc.) may not have pulsed widths less than  $t_{KHKL}(Min)$  or operate at frequencies exceeding  $f_{KF}(Max)$ .

<sup>2.</sup> Overshoot:  $V_{IH}(AC) \le V_{DD} + 1.5V$  for  $t \le {}^{t}KHKH/2$ 



# **Identification register definitions**

| Instruction field                  | 1M x 18     | Description                                  |
|------------------------------------|-------------|----------------------------------------------|
| Revision number (31:28)            | xxxx        | Reserved for version number.                 |
| Device depth (27:23)               | xxxxx       | Defines the depth of 1Mb words.              |
| Device width (22:18)               | xxxxx       | Defines the width of x18 bits.               |
| Device ID (17:12)                  | xxxxxx      | Reserved for future use.                     |
| JEDEC ID code (11:1)               | 00001010010 | Allows unique identification of SRAM vendor. |
| ID register presence indicator (0) | 1           | Indicates the presence of an ID register.    |

# Scan register sizes

| Register name | Bit size     |  |  |  |  |
|---------------|--------------|--|--|--|--|
| Instruction   | 3            |  |  |  |  |
| Bypass        | 1            |  |  |  |  |
| ID            | 32           |  |  |  |  |
| Boundary scan | x18:53 x36:7 |  |  |  |  |

# **Instruction codes**

| Instruction        | Code | Description                                                                                                                                                                                                           |
|--------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EXTEST             | 000  | Captures I/O ring contents. Places the boundary scan register between TDI and TDO. Forces all SRAM outputs to high-Z state. This instruction is not 1149.1-compliant.                                                 |
| IDCODE             | 001  | Loads the ID register with the vendor ID code and places the register between TDI and TDO. This operation does not affect SRAM operations.                                                                            |
| SAMPLE Z           | 010  | Captures I/O ring contents. Places the boundary scan register between TDI and TDO. Forces all SRAM output drivers to a high-Z state.                                                                                  |
| Reserved           | 011  | Do not use. This instruction is reserved for future use.                                                                                                                                                              |
| SAMPLE/<br>PRELOAD | 100  | Captures I/O ring contents. Places the boundary scan register between TDI and TDO. Does not affect SRAM operation. This instruction does not implement 1149.1 preload function and is therefore not 1149.1-compliant. |
| Reserved           | 101  | Do not use. This instruction is reserved for future use.                                                                                                                                                              |
| Reserved           | 110  | Do not use. This instruction is reserved for future use.                                                                                                                                                              |
| BYPASS 111         |      | Places the bypass register between TDI and TDO. This operation does not affect SRAM operations.                                                                                                                       |



# 165-ball BGA boundary scan order (x18)

| Bit #s | Signal Name | Ball ID |
|--------|-------------|---------|
| 1      | SA0         | 6R      |
| 2      | SA1         | 6P      |
| 3      | SA          | 4P      |
| 4      | SA          | 4R      |
| 5      | SA          | 3R      |
| 6      | SA          | 3P      |
| 7      | <u>LBO</u>  | 1R      |
| 8      | DQPb        | 1N      |
| 9      | DQb         | 1M      |
| 10     | DQb         | 1L      |
| 11     | DQb         | 1K      |
| 12     | DQb         | 1J      |
| 13     | NC          | 1H      |
| 14     | DQb         | 2G      |
| 15     | DQb         | 2F      |
| 16     | DQb         | 2E      |
| 17     | DQb         | 2D      |
| 18     | SA          | 2B      |
| 19     | SA          | 2A      |
| 20     | CE0         | 3A      |
| 21     | CE1         | 3B      |
| 22     | BWb         | 4A      |
| 23     | BWa         | 5B      |
| 24     | CE2         | 6A      |
| 25     | CLK         | 6B      |
| 26     | GWE         | 7B      |
| 27     | BWE         | 7A      |

| *NC is do | n't care |
|-----------|----------|
|-----------|----------|

| Bit #s | Signal Name | Ball ID |
|--------|-------------|---------|
| 28     | ŌĒ          | 8B      |
| 29     | ADSC        | 8A      |
| 30     | ADSP        | 9B      |
| 31     | ADV         | 9A      |
| 32     | SA          | 10B     |
| 33     | SA          | 10A     |
| 34     | SA          | 11A     |
| 35     | DQPa        | 11C     |
| 36     | DQa         | 11D     |
| 37     | DQa         | 11E     |
| 38     | DQa         | 11F     |
| 39     | DQa         | 11G     |
| 40     | ZZ          | 11H     |
| 41     | DQa         | 10J     |
| 42     | DQa         | 10K     |
| 43     | DQa         | 10L     |
| 44     | DQa         | 10M     |
| 45     | SA          | 11R     |
| 46     | SA          | 10R     |
| 47     | SA          | 10P     |
| 48     | SA          | 9P      |
| 49     | SA          | 9R      |
| 50     | SA          | 8R      |
| 51     | SA          | 8P      |
| 52     | SA          | 6N      |
| 53     | SA          | 11P     |



# Key to switching waveforms

Rising input Falling input Undefined/don't care

# Timing waveform of read cycle



Note:  $\acute{Y}$  = XOR when  $\overline{LBO}$  = high/no connect;  $\acute{Y}$  = ADD when  $\overline{LBO}$  = low.  $\overline{BW[a:b]}$  is don't care.

<sup>\*</sup>Outputs are disabled within two clk cycles after DSEL command



# Timing waveform of write cycle



Note:  $\acute{Y}$  = XOR when  $\overline{LBO}$  = high/no connect;  $\acute{Y}$  = ADD when  $\overline{LBO}$  = low.



# Timing waveform of read/write cycle



Note:  $\acute{Y}$  = XOR when  $\overline{LBO}$  = high/no connect;  $\acute{Y}$  = ADD when  $\overline{LBO}$  = low.



#### **AC** test conditions

- Output load: For  $t_{LZC}$ ,  $t_{LZOE}$ ,  $t_{HZOE}$ ,  $t_{HZC}$ , see Figure C. For all others, see Figure B.
- Input pulse level: GND to 2.5V. See Figure A.
- Input rise and fall time (measured at 0.25V and 2.25V): 2 ns. See Figure A.
- Input and output timing reference levels: 1.25V.



Figure A: Input waveform



Figure B: Output load (A)

# Thevenin equivalent:



Figure C: Output load(B)

#### **Notes**

- 1 For test conditions, see "AC Test Conditions", Figures A, B, and C.
- 2 This parameter is measured with output load condition in Figure C.
- 3 This parameter is sampled but not 100% tested.
- 4  $t_{HZOE}$  is less than  $t_{LZOE}$ , and  $t_{HZC}$  is less than  $t_{LZC}$  at any given temperature and voltage.
- 5  $t_{CH}$  is measured as high above VIH, and  $t_{CL}$  is measured as low below VIL.
- 6 This is a synchronous device. All addresses must meet the specified setup and hold times for all rising edges of CLK. All other synchronous inputs must meet the setup and hold times for all rising edges of CLK when chip is enabled.
- 7 Write refers to  $\overline{GWE}$ ,  $\overline{BWE}$ , and  $\overline{BW[a,b]}$ .
- 8 Chip select refers to  $\overline{\text{CE0}}$ , CE1, and  $\overline{\text{CE2}}$ .



# **Package dimensions**

# 100-pin TQFP (quad flat pack)

|         | TQ           | FP        |  |
|---------|--------------|-----------|--|
|         | Min          | Max       |  |
| A1      | 0.05         | 0.15      |  |
| A2      | 1.35         | 1.45      |  |
| b       | 0.22         | 0.38      |  |
| c       | 0.09         | 0.20      |  |
| D       | 13.90        | 14.10     |  |
| E       | 19.90        | 20.10     |  |
| e       | 0.65 n       | ominal    |  |
| Hd      | 15.85        | 16.15     |  |
| He      | 21.80        | 22.20     |  |
| L       | 0.45         | 0.75      |  |
| L1      | 1.00 nominal |           |  |
| α       | 0°           | 7°        |  |
| Dimensi | ons in mi    | llimeters |  |



# 165-ball BGA (ball grid array)





# **Ordering information**

| Package &Width | -166                  | -133                  |
|----------------|-----------------------|-----------------------|
| TOED ::10      | AS7C251MPFD18A-166TQC | AS7C251MPFD18A-133TQC |
| TQFP x18       | AS7C251MPFD18A-166TQI | AS7C251MPFD18A-133TQI |
| DCA v:10       | AS7C251MPFD18A-166BC  | AS7C251MPFD18A-133BC  |
| BGA x18        | AS7C251MPFD18A-166BI  | AS7C251MPFD18A-133BI  |

Note:

Add 'N' to the above part numbers for Lead Free Parts (Ex. AS7C251MPFD18A-166TQCN)

# Part numbering guide

| AS7C | 25 | 1M | PF | D | 18 | A | -XXX | TQ or B | C/I | X  |
|------|----|----|----|---|----|---|------|---------|-----|----|
| 1    | 2  | 3  | 4  | 5 | 6  | 7 | 8    | 9       | 10  | 11 |

1. Alliance Semiconductor SRAM prefix

2. Operating voltage: 25 = 2.5V

3. Organization: 1M4. Pipelined mode

5. Deselect: D = Double-cycle deselect

6. Organization: 18 = x18

7. Production version: A = first production version

8. Clock speed (MHz)

9. Package type: TQ = TQFP; B = BGA

10. Operating temperature: C = commercial (0° C to 70° C); I = industrial (-40° C to 85° C)

11. N = Lead Free Part





Alliance Semiconductor Corporation 2575, Augustine Drive, Santa Clara, CA 95054
Tel: 408 - 855 - 4900

Fax: 408 - 855 - 4999 www.alsc.com Copyright © Alliance Semiconductor All Rights Reserved Part Number: AS7C251MPFD18A Document Version: v. 1.0

© Copyright 2003 Alliance Semiconductor Corporation. All rights reserved. Our three-point logo, our name and Intelliwatt are trademarks or registered trademarks of Alliance. All other brand and product names may be the trademarks of their respective companies. Alliance reserves the right to make changes to this document and its products at any time without notice. Alliance assumes no responsibility for any errors that may appear in this document. The data contained herein represents Alliance's best data and/or estimates at the time of issuance. Alliance reserves the right to change or correct this data at any time, without notice. If the product described herein is under development, significant changes to these specifications are possible. The information in this product data sheet is intended to be general descriptive information for potential customers and users, and is not intended to operate as, or provide, any guarantee or warrantee to any user or customer. Alliance does not assume any responsibility or liability arising out of the application or use of any product described herein, and disclaims any express or implied warranties related to the sale and/or use of Alliance products including liability or warranties related to fitness for a particular purpose, merchantability, or infringement of any intellectual property rights, except as express agreed to in Alliance's Terms and Conditions of Sale (which are available from Alliance). All sales of Alliance products are made exclusively according to Alliance's Terms and Conditions of Sale. The purchase of products from Alliance does not convey a license under any patent rights, copyrights; mask works rights, trademarks, or any other intellectual property rights of Alliance or third parties. Alliance does not authorize its products for use as critical components in life-supporting systems implies that the manufacturer assumes all risk of such use and agrees to indemnify Alliance against all claims arising from such use.